Part Number Hot Search : 
71973 MP1004 MA4EX TK71340 5305H1 TK71340 PIC16F 106M16
Product Description
Full Text Search
 

To Download PM7329 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 Released
PM7329 S/UNI-APEX-1K800
Packet/ATM Traffic Manager and Switch
FEATURES
* ATM (fixed length cell) and packet/ frame traffic manager and switch. * 128 line ports, 4 WAN ports, and a high speed microprocessor port. Any port to any port switching for 1024 independent connections. * Manages up to 256 Kbyte cell (16 Mbyte) data buffer and 4 Mbyte context memory shared over all ports. * Configurable progressive throttling of buffer consumption, with memory reservation under high consumption. Performs EFCI marking for ABR support. * Buffer congestion controlled via Partial Packet Discard, Early Packet Discard (PPD/EPD). Cell at a time discard also supported. * For frame/packet flows:
*
via packet-contiguous queuing and scheduling. * Error indication in AAL5 EOM trailer (set by SAR or classifier) can invoke errored packet discard, thereby eliminating need for packet buffers in external devices. * Traffic queuing algorithm is highly configurable on a per connection, per class, and per port basis. * Configurable scheduling of 4 classes of service on every port, with rate shaping available for the 4 WAN ports. Configurable traffic parameters enabling a mix of CBR, VBR, GFR, and UBR classes. * Configurable OAM cell queuing and special handling on all ports. * VPI/VCI header mapping. * Supports 700 Mb/s ingress traffic and 700 Mb/s egress traffic aggregated across all ports. * Low power 3.3/ 2.5 V CMOS.
* Standard 5-pin P1149 JTAG port. * 352-ball SBGA, 35 mm x 35 mm.
BUS INTERFACES
* 8/16 bit, 52 MHz UTOPIA L2 bus. * Line side: Enhanced UTOPIA Tx master supports 128 ports. Rx master supports 32 ports. * Or single port slave. * WAN side:
* *
*
Master (with optional cell length expansion) supports 4 Tx or Rx ports. Or single port slave.
MICROPROCESSOR INTERFACE
* 66 MHz, 32 bit address/data bus capable of single or burst access to internal registers and cell buffers. * Supports cell/packet transfer to/from any port, with CRC32 and CRC10 calculation supported in hardware.
Supports external wire speed HDLC processor, SAR, and flow classifier
BLOCK DIAGRAM
CMAB[18:17]
CMD[33:0]
CMA[18:0]
CMP[1:0]
CMRWB
Ctrl Lines AD[31:0]
Processor Interface
SSRAM Interface
LRCLK LRPA LRSX LRSOP LRDAT[15:0] LRPRTY LRENB LRADR[5:0]
CMCEB
Loop Rx Any-PHY
Que Management & Scheduling
Loop Tx Any-PHY
LTCLK LTPA LTSX LTSOP LTDAT[15:0] LTPRTY LTENB LTADR[7:0]
WRCLK WRPA WRSX WRSOP WRDAT[15:0] WRPRTY WRENB WRADR[2:0]
WAN Rx Any-PHY SDRAM Interface JTAG Test Access Port
WAN Tx Any-PHY
WTCLK WTPA WTSX WTSOP WTDAT[15:0] WTPRTY WTENB WTADR[2:0]
CBCSB
CBRASB
CBCASB
SYSCLK
CBA[11:0]
CBBS[1:0]
PMC-2010038 (r3)
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS' INTERNAL USE
CBDQM[1:0]
CBDQ[31:0]
CBRWEB
TRSTB
TDO
RSTB
TMS
TCK
TDI
OE
(c) Copyright PMC-Sierra, Inc. 2001
Released PM7329 S/UNI-APEX-1K800
Packet/ATM Traffic Manager and Switch
CONGESTION CONTROL
* Traffic discard thresholds configurable per connection (independent CLP0 and CLP1 thresholds), per class, per port, and per direction. * Guaranteed Frame Rate (GFR) implemented via CLP0 minimum buffer size reservation per connection. * Each port's queuing and scheduling is configurable as cell at a time or packet at a time. * Connections are scheduled into each class queue using configurable weighted fair queuing (cell mode), or FIFO (frame mode). * Classes are scheduled into ports using strict priority with configurable minimum bandwidth reservation. * Ports are scheduled onto their corresponding bus using a configurable weighted interleaved round robin algorithm. * On the WAN ports: rate shaping, individually configured per connection, within four classes.
ACCOUNTING
* Per connection CLP0/CLP1 upstream/ downstream Tx counts. * Error statistics accumulation. * CLP0/CLP1 cell discard counts with indication of connection ID of last cell discarded.
QUEUING & SCHEDULING
* 1024 traffic staging queues (one per connection) individually assignable to any CoS on any port. * 512 + 20 scheduling queues: 4 CoS queues per port, 128 line ports, 4 WAN ports, and 1 processor port.
APPLICATIONS
* Mini Digital Subscriber Loop Access Multiplexer (mini-DSLAM). * Subscriber Access equipment. * Digital Loop Card traffic aggregation.
TYPICAL APPLICATION
S/UNI-APEX-1K800 IN OC3 MINI-DSLAM APPLICATION
Any-PHY/ SCI-PHY line cards DSL PHY up to 31 Utopia L2 ports PM7351 S/UNIVORTEX
PM7350 S/UNIDUPLEX line cards
DSL PHY
DSL PHY up to 31 Utopia L2 ports
PM7350 S/UNIDUPLEX
DSL PHY
I- EX UN RT S/ O to NI-V ks U lin S/ S er VD s p L 8 ice to dev Up X E PL DU
200 Mbit/s LVDS
PM7329 S/UNI-APEX1K800
PM7328 S/UNIATLAS1K800
PHY
Context SSRAM
Ingress SSRAM
Host CPU
Packet/Cell SDRAM
Egress SSRAM Core Card
S/UNI-APEX-1K800 IN OC3 DIGITAL LOOP CARD APPLICATION
line interface Any-PHY/ SCI-PHY Bus
DSL PHY PM7329 S/UNI-APEX1K800 PM7328 S/UNI-ATLAS1K800 PHY
DSL PHY
expansion
Context SSRAM
Ingress SSRAM
Host CPU
DSL PHY
Packet/Cell SDRAM
Egress SSRAM Digital Loop Card
Head Office: PMC-Sierra, Inc. #105 - 8555 Baxter Place Burnaby, B.C. V5A 4V7 Canada Tel: 604.415.6000 Fax: 604.415.6200
To order documentation, send email to: document@pmc-sierra.com or contact the head office, Attn: Document Coordinator
All product documentation is available on our web site at: http://www.pmc-sierra.com For corporate information, send email to: info@pmc-sierra.com
PMC-2010038 (r3) (c) Copyright PMC-Sierra, Inc. 2001. All rights reserved. June 2001 S/UNI is a registered trademark of PMC-Sierra, Inc. Any-PHY and SCI-PHY are trademarks of PMC-Sierra, Inc.
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS' INTERNAL USE


▲Up To Search▲   

 
Price & Availability of PM7329

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X